K2 Space Corporation Logo

K2 Space Corporation

ASIC Physical Design Engineer

Posted Yesterday
Be an Early Applicant
Easy Apply
Remote
Hiring Remotely in United States
130K-200K Annually
Mid level
Easy Apply
Remote
Hiring Remotely in United States
130K-200K Annually
Mid level
The ASIC Physical Design Engineer will implement advanced SoCs for satellites, executing design flows, optimizing performance, and collaborating across teams for integration and testing activities.
The summary above was generated by AI

K2 is building the largest and highest-power satellites ever flown, unlocking performance levels previously out of reach across every orbit. Backed by $450M from leading investors including Altimeter Capital, Redpoint Ventures, T. Rowe Price, Lightspeed Venture Partners, Alpine Space Ventures, and others with an additional $500M in signed contracts across commercial and US government customers – we’re mass-producing the highest-power satellite platforms ever built for missions from LEO to deep space. 

The rise of heavy-lift launch vehicles is shifting the industry from an era of mass constraint to one of mass abundance, and we believe this new era demands a fundamentally different class of spacecraft. Engineered to survive the harshest radiation environments and to fully capitalize on today’s and tomorrow’s massive rockets, K2 satellites deliver unmatched capability at constellation scale and across multiple orbits. 

With multiple launches planned through 2026 and 2027, we're Building Bigger to develop the solar system and become a Kardashev Type II (K2) civilization. If you are a motivated individual who thrives in a fast-paced environment and you're excited about contributing to the success of a groundbreaking Series C space startup, we’d love for you to apply. 

The Role 

We are seeking a ASIC Physical Design Engineer to help implement advanced SoCs that power next-generation satellite and space systems. In this role, you will contribute to the full physical design flow—from synthesis to GDSII—working closely with architecture, RTL, verification, and packaging teams. You’ll be a key contributor in achieving timing closure, optimizing PPA, and supporting design integration with external partners. You will be part of a collaborative design team developing state-of-the-art mixed-signal SoCs to be hosted on some of the largest, most powerful, rapidly designed and rapidly manufactured satellites ever deployed in space. In your first 6 months, you will develop and implement new SoC sub-systems for satellite communications and beyond. In your first two years, you will have contributed to developing cutting-edge SoCs that will fly in space.  

Responsibilities 

  • Execute the complete physical design flow for complex SoC blocks and/or top-level integration, including synthesis, floorplanning, place & route, CTS, STA, and physical verification.
  • Perform timing closure and optimization across multiple corners and modes using industry-standard tools.
  • Collaborate with DFT teams to ensure clean timing convergence.
  • Develop and maintain scripts and automation to improve flow efficiency and consistency.
  • Support physical sign-off activities including DRC/LVS, STA, EM, Signal Integrity and power analysis.
  • Assist in chip-level integration, timing and functional ECOs, and tapeout preparation.
  • Contribute to methodology development, tool evaluation, and flow documentation. 

Qualifications 

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or related field.
  • 2+ years of experience in ASIC physical design for complex SoCs.
  • Hands-on experience with industry-standard tools (Synopsys ICC2/Fusion Compiler, Cadence Innovus, or equivalent).
  • Strong understanding of timing analysis, power optimization, and physical verification flows.
  • Experience with hierarchical or flat SoC design methodologies.
  • Familiarity with FinFET technologies.
  • Working knowledge of DFT, UPF/CPF power intent, and ECO implementation.
  • Strong problem-solving skills and ability to work cross-functionally in fast-paced environments. 

Nice to Have 

  • Exposure to radiation-hardened or space-qualified ASICs.
  • Experience with chip-package co-design or advanced packaging (2.5D/3D).
  • Familiarity with physical design service vendor management or offshore collaboration.
  • Experience with sign-off through TSMC.
  • Experience with Gate-All-Around technologies.  
  • Experience working in cross-functional, geographically distributed teams.  

Compensation and Benefits: 

  • Base salary range for this exempt role is $130,000 – $200,000 + equity in the company 
  • Salary will be based on several factors including, but not limited to: knowledge and skills, education, and experience level 
  • Comprehensive benefits package including paid time off, medical/dental/vision coverage, life insurance, paid parental leave, and many other perks 

If you don’t meet 100% of the preferred skills and experience, we encourage you to still apply! Building a spacecraft unlike any other requires a team unlike any other and non-traditional career twists and turns are encouraged!

If you need a reasonable accommodation as part of your application for employment or interviews with us, please let us know.

Export Compliance

As defined in the ITAR, “U.S. Persons” include U.S. citizens, lawful permanent residents (i.e., Green Card holders), and certain protected individuals (e.g., refugees/asylees, American Samoans). Please consult with a knowledgeable advisor if you are unsure whether you are a “U.S. Person.”

The person hired for this role will have access to information and items controlled by U.S. export control regulations, including the export control regulations outlined in the International Traffic in Arms Regulation (ITAR). The person hired for this role must therefore either be a “U.S. person” as defined by 22 C.F.R. § 120.15 or otherwise eligible for a federally issued export control license.

Equal Opportunity

K2 Space is an Equal Opportunity Employer; employment with K2 Space is governed on the basis of merit, competence and qualifications and will not be influenced in any manner by race, color, religion, gender, national origin/ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, mental or physical disability or any other legally protected status.

Top Skills

Cadence Innovus
Fusion Compiler
Synopsys Icc2

Similar Jobs

6 Days Ago
Easy Apply
Remote
United States
Easy Apply
170K-250K Annually
Senior level
170K-250K Annually
Senior level
Defense • Manufacturing
The Senior ASIC Physical Design Engineer will oversee the full physical design flow for complex SoCs, ensuring timing closure and optimization while collaborating with various teams and external providers on satellite projects.
Top Skills: Cadence InnovusCpfDftFusion CompilerSynopsys Icc2Upf
6 Days Ago
Easy Apply
Remote
United States
Easy Apply
190K-280K Annually
Senior level
190K-280K Annually
Senior level
Defense • Manufacturing
Lead the implementation of complex SoCs for satellite systems, managing the RTL-to-GDSII flow, collaborating with design teams, and ensuring silicon success in advanced technologies.
Top Skills: AsicCadenceGdsiiRtlSiemensSynopsys
19 Minutes Ago
In-Office or Remote
Austin, TX, USA
120K-140K Annually
Mid level
120K-140K Annually
Mid level
Big Data • Information Technology • Software • Analytics • Energy
The Cloud Security Integration Engineer manages security integrations of third-party platforms and internal systems, overseeing cloud security posture and incident response across AWS, Azure, and GCP environments, while collaborating on secure architecture with DevOps.
Top Skills: AWSAzureCspmEdrFido2GCPIdentity ManagementPasskeysSIEMVulnerability Management

What you need to know about the Austin Tech Scene

Austin has a diverse and thriving tech ecosystem thanks to home-grown companies like Dell and major campuses for IBM, AMD and Apple. The state’s flagship university, the University of Texas at Austin, is known for its engineering school, and the city is known for its annual South by Southwest tech and media conference. Austin’s tech scene spans many verticals, but it’s particularly known for hardware, including semiconductors, as well as AI, biotechnology and cloud computing. And its food and music scene, low taxes and favorable climate has made the city a destination for tech workers from across the country.

Key Facts About Austin Tech

  • Number of Tech Workers: 180,500; 13.7% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Dell, IBM, AMD, Apple, Alphabet
  • Key Industries: Artificial intelligence, hardware, cloud computing, software, healthtech
  • Funding Landscape: $4.5 billion in VC funding in 2024 (Pitchbook)
  • Notable Investors: Live Oak Ventures, Austin Ventures, Hinge Capital, Gigafund, KdT Ventures, Next Coast Ventures, Silverton Partners
  • Research Centers and Universities: University of Texas, Southwestern University, Texas State University, Center for Complex Quantum Systems, Oden Institute for Computational Engineering and Sciences, Texas Advanced Computing Center

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account