Tenstorrent Inc. Logo

Tenstorrent Inc.

Staff Design for Test Engineer

Reposted 17 Days Ago
Be an Early Applicant
Easy Apply
In-Office
Austin, TX, USA
100K-500K Annually
Senior level
Easy Apply
In-Office
Austin, TX, USA
100K-500K Annually
Senior level
The Design for Test Engineer will implement DFT features in RTL, analyze test coverage, and support silicon bring-up for advanced AI/ML architectures.
The summary above was generated by AI

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities.

The role is Staff Design for Test (DFT) for high-performance designs going into industry leading AI/ML architectures. The person coming into this role will be involved in all implementation aspects from RTL to tapeout for various IPs on the chip. High level challenges include reducing test cost while attaining high coverage, and facilitating debug and yield learnings while minimizing design intrusions. The work is done collaboratively with a group of highly experienced engineers across various domains of the ASIC.

This role is hybrid, based out of Santa Clara, CA or Austin, TX

We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting.


Responsibilities:

  • Implementation of DFT features into RTL using verilog.
  • Understanding of DFT Architectures and micro-architectures.
  • ATPG and test coverage analysis using industry standard tools.
  • JTAG, Scan Compression, and ASST implementation.
  • Gate level simulation using Synopsys VCS and Verdi.
  • Support silicon bring-up and debug.
  • MBIST planning, implementation, and verification.
  • Support Test Engineering on planning, patterns, and debug.
  • Develop efficient DFx flows and methodology compatible with front end
    and physical design flows

Experience & Qualifications:

  • BS/MS/PhD in EE/ECE/CE/CS with at least 5 years of industry experience in advanced DFx techniques.
  • DFx experience implementing in finFET technologies.
  • Experience with industry standard ATPG and DFx insertion CAD tools.
  • Familiarity with SystemVerilog and UVM.
  • Fluent in RTL coding for DFx logic including lock-up latches, clock gates, and scan anchors.
  • Understanding of low-power design flows such as power gating, multi-Vt and voltage scaling.
  • Good understanding of high-performance, low-power design fundamentals.
  • Knowledge of fault models including Stuck-at, Transition, Gate-Exhaustive, Path Delay, IDDQ, and Cell Aware.
  • Exposure to post-silicon testing and tester pattern debug are major assets.
  • Experience with Fault Campaigns a plus.
  • Strong problem solving and debug skills across various levels of design
    hierarchies.

Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made.

Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer.

This offer of employment is contingent upon the applicant being eligible to access U.S. export-controlled technology.  Due to U.S. export laws, including those codified in the U.S. Export Administration Regulations (EAR), the Company is required to ensure compliance with these laws when transferring technology to nationals of certain countries (such as EAR Country Groups D:1, E1, and E2).   These requirements apply to persons located in the U.S. and all countries outside the U.S.  As the position offered will have direct and/or indirect access to information, systems, or technologies subject to these laws, the offer may be contingent upon your citizenship/permanent residency status or ability to obtain prior license approval from the U.S. Commerce Department or applicable federal agency.  If employment is not possible due to U.S. export laws, any offer of employment will be rescinded.

Top Skills

Atpg
Jtag
Synopsys Vcs
Systemverilog
Uvm
Verdi
Verilog

Similar Jobs

25 Days Ago
Easy Apply
In-Office
Austin, TX, USA
Easy Apply
100K-500K Annually
Entry level
100K-500K Annually
Entry level
Hardware • Manufacturing
As a Staff Design for Test STA Engineer, you will lead the definition and implementation of DFT methodologies and ensure timing closure for AI processors, collaborating with multiple teams to achieve first-pass silicon success.
Top Skills: Cadence TempusDft ArchitectureRisc-VStatic Timing AnalysisSynopsys PrimetimeSystemverilogVerilog
2 Hours Ago
Easy Apply
Remote or Hybrid
United States
Easy Apply
Entry level
Entry level
Fintech • Mobile • Software • Financial Services
Coordinate and schedule mortgage loan closings, ensure Closing Disclosures are delivered and acknowledged, communicate with borrowers and title partners, reconcile post-disbursement ALTA documentation, and support closing operations to ensure timely, compliant loan closings.
2 Hours Ago
Easy Apply
Remote or Hybrid
United States
Easy Apply
Expert/Leader
Expert/Leader
Legal Tech • Software • Generative AI
Lead product marketing to define GTM strategy, positioning, and launches for Eve's legal AI products. Drive customer and competitive insights, create messaging and enablement for GTM, and partner cross-functionally to scale revenue and adoption.
Top Skills: Ai SystemsAnthropicOpenai

What you need to know about the Austin Tech Scene

Austin has a diverse and thriving tech ecosystem thanks to home-grown companies like Dell and major campuses for IBM, AMD and Apple. The state’s flagship university, the University of Texas at Austin, is known for its engineering school, and the city is known for its annual South by Southwest tech and media conference. Austin’s tech scene spans many verticals, but it’s particularly known for hardware, including semiconductors, as well as AI, biotechnology and cloud computing. And its food and music scene, low taxes and favorable climate has made the city a destination for tech workers from across the country.

Key Facts About Austin Tech

  • Number of Tech Workers: 180,500; 13.7% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Dell, IBM, AMD, Apple, Alphabet
  • Key Industries: Artificial intelligence, hardware, cloud computing, software, healthtech
  • Funding Landscape: $4.5 billion in VC funding in 2024 (Pitchbook)
  • Notable Investors: Live Oak Ventures, Austin Ventures, Hinge Capital, Gigafund, KdT Ventures, Next Coast Ventures, Silverton Partners
  • Research Centers and Universities: University of Texas, Southwestern University, Texas State University, Center for Complex Quantum Systems, Oden Institute for Computational Engineering and Sciences, Texas Advanced Computing Center

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account