Broadcom Logo

Broadcom

DFT Engineer

Posted 8 Hours Ago
Be an Early Applicant
In-Office
San Jose, CA
120K-192K Annually
Senior level
In-Office
San Jose, CA
120K-192K Annually
Senior level
The DFT Engineer will manage DFT programs from specification to product release, focusing on test architecture, implementation, verification, and yield improvement. Responsibilities include working with design closure, verifying test vectors, and debugging failures during silicon bring-up.
The summary above was generated by AI

Please Note:

1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)

2. If you already have a Candidate Account, please Sign-In before you apply.

Job Description:

Broadcom's ASIC Product Division (APD) is seeking candidates for a DFT position at our San Jose, California, Development Center. The successful candidate will be working on DFT programs all the way from chip level DFT specification, through to implementation and verification culminating in successfully releasing products to production.

The candidate would be required to work on various phases of SoC DFT related activities for APD's designs – DFT Architecture, test insertion and verification, pattern generation, coverage improvement, post silicon debug, and yield improvement to meet the product test metrics. It involves working with the Physical Design and STA team for DFT mode timing closure. The role could also involve direct interaction with external customers.

Responsibilities:

  • Understanding Broadcom and customer DFT feature requirements, and DPPM goals and defining appropriate DFT specifications for the ASIC

  • Implementing DFT, including Scan, MBIST, TAP, LBIST, IO, SerDes and other I/P DFT integration

  • Pattern generation and verification at chip level, rapid bring-up at ATE and RMA support

  • Working closely with STA and DI Engineers design closure for test

  • Generating, verifying, and debugging test vectors before tape release

  • Validating and debugging test vectors on ATE during the silicon bring up phase

  • Assisting with silicon failure analysis, diagnostics, and yield improvement efforts

  • Interfacing with the customer, physical design and test engineering/manufacturing teams located globally

  • Working closely with I/P DFT engineers and other stakeholders

  • Debugging customer returned parts on the ATE

  • Innovating newer DFT solutions to solve testability problems in 3nm and beyond

  • Automating DFT and test vector generation flows

Skills/Experience:

  • Bachelors and 8+ years of related experience; or Masters degree and 6+ years of related experience

  • Strong DFT background (such as IO and Analog DFT, ATPG and/or Scan, BIST, and others)

  • Scan Insertion and scan compression background (DFT Compiler, Mentor TestKompress, etc.)

  • Logic BIST design and debug experience

  • Well-versed in ATPG vector generation, simulation, and debugging. (TetraMax, Fastscan)

  • Experience in Verilog coding, testbench generation and simulation

  • Memory BIST insertion and verification experience on embedded  (SRAM, CAM, eDRAM, ROM)

  • Boundary scan verification and test vector generation. Should have good knowledge in IEEE1149.1 and IEEE1149.6

  • Basic knowledge Test-STA and constraints

  • Strong background on IEE1687, IJTAG, ICL, and PDL 

  • The ability to work in a multi-disciplined, cross-department environment

  • Solid knowledge in analog and digital circuit design, and device physics fundamentals

  • Good understanding of Si processing, logical and physical synthesis, and transistor reliability principles

  • Excellent problem solving, debug, root cause analysis and communication skills

  • Strong understanding of statistical process control and data analysis techniques to drive silicon yield improvements and quality metrics

  • Project management capabilities to track and prioritize competing deliverables across cross-functional stakeholders including Test Engineering, Reliability, and Operations.

  • Experience working on ATE is a plus

  • Experience with Serdes, DDR, PCIE, ENET, CXL IOBIST verification, and silicon debug is a plus

  • Experience working on Tessent SSN is a plus

Additional Job Description:

Compensation and Benefits

The annual base salary range for this position is $120,000 - $192,000

 

As a valued member of our team, you'll be eligible for a discretionary annual bonus and the opportunity to receive not only a competitive new hire equity grant, but also annual equity awards, connecting your success directly to the company's growth. All subject to relevant plan documents and award agreements.

Broadcom offers a competitive and comprehensive benefits package: Medical, dental and vision plans, 401(K) participation including company matching, Employee Stock Purchase Program (ESPP), Employee Assistance Program (EAP), company paid holidays, paid sick leave and vacation time. The company follows all applicable laws for Paid Family Leave and other leaves of absence.

Broadcom is proud to be an equal opportunity employer.  We will consider qualified applicants without regard to race, color, creed, religion, sex, sexual orientation, national origin, citizenship, disability status, medical condition, pregnancy, protected veteran status or any other characteristic protected by federal, state, or local law.  We will also consider qualified applicants with arrest and conviction records consistent with local law.

If you are located outside USA, please be sure to fill out a home address as this will be used for future correspondence.

Similar Jobs

13 Days Ago
In-Office
146K-309K Annually
Senior level
146K-309K Annually
Senior level
Artificial Intelligence • Hardware • Information Technology • Machine Learning
The Principal SoC DFT Engineer will lead DFT architecture and implementation for complex HBM SoC designs, collaborating with various teams to ensure manufacturable test solutions throughout the product lifecycle.
Top Skills: CadenceEda ToolsPerlPythonSiemensSynopsysTcl
8 Hours Ago
In-Office
81K-130K Annually
Mid level
81K-130K Annually
Mid level
Software • Semiconductor • Manufacturing
The DFT Engineer will work on SoC DFT activities, requiring coding, implementing DFT specifications, generating test vectors, and yield improvement efforts.
Top Skills: C++PerlPythonRubyTcl
3 Days Ago
In-Office
106K-200K Annually
Mid level
106K-200K Annually
Mid level
Artificial Intelligence • Cloud • Information Technology • Software
The DFT ATPG engineer develops logic design and RTL coding while providing DFT timing closure support, test content generation, and collaboration on architecture definitions for blocks and SoCs.
Top Skills: Automatic Test EquipmentFusion CompilerSiemens TessentSpyglassVcs

What you need to know about the Austin Tech Scene

Austin has a diverse and thriving tech ecosystem thanks to home-grown companies like Dell and major campuses for IBM, AMD and Apple. The state’s flagship university, the University of Texas at Austin, is known for its engineering school, and the city is known for its annual South by Southwest tech and media conference. Austin’s tech scene spans many verticals, but it’s particularly known for hardware, including semiconductors, as well as AI, biotechnology and cloud computing. And its food and music scene, low taxes and favorable climate has made the city a destination for tech workers from across the country.

Key Facts About Austin Tech

  • Number of Tech Workers: 180,500; 13.7% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Dell, IBM, AMD, Apple, Alphabet
  • Key Industries: Artificial intelligence, hardware, cloud computing, software, healthtech
  • Funding Landscape: $4.5 billion in VC funding in 2024 (Pitchbook)
  • Notable Investors: Live Oak Ventures, Austin Ventures, Hinge Capital, Gigafund, KdT Ventures, Next Coast Ventures, Silverton Partners
  • Research Centers and Universities: University of Texas, Southwestern University, Texas State University, Center for Complex Quantum Systems, Oden Institute for Computational Engineering and Sciences, Texas Advanced Computing Center

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account