As an RTL Design Engineer, you will implement and integrate digital IP and SoC subsystems, collaborate with teams, and ensure quality implementations.
## About Tylsemi
Tylsemi is building and scaling high-impact semiconductor operations. We partner across design, manufacturing, and supply chain to bring silicon from concept to high-volume production with speed, quality, and predictable execution.
## Role Overview
As an RTL Design Engineer at Tylsemi, you will design, integrate, and deliver production-quality digital IP and SoC subsystems across a range of high-speed interconnect and chiplet-centric architectures. This role is open across experience levels (0–30 years): from engineers building strong RTL fundamentals to senior technical leaders driving architecture, quality, and execution across multiple programs. You’ll collaborate closely with architecture, verification, physical design, DFT, firmware, and validation teams to ensure clean, scalable implementations that meet performance, power, area, and schedule targets.
## What You’ll Do
* Implement and integrate RTL for SoC/IP blocks and subsystems (scope aligned to experience level)
* Design and integrate high-speed interfaces and fabrics such as UCIe, PCIe, Ethernet, and chiplet interconnect subsystems
* Contribute to RISC-V based subsystem integration (cores, interconnect, interrupts, debug, coherency/IO as applicable)
* Translate architecture and micro-architecture specs into clean, synthesizable RTL with clear interfaces and configurability
* Own block-level integration: register maps, address decoding, clock/reset strategy, CDC/RDC considerations, and low-power intent alignment
* Partner with verification to define test plans, close functional coverage, and debug simulation/formal failures efficiently
* Drive quality and signoff readiness: lint, CDC, synthesis checks, X-prop, reset/clock sanity, and review-friendly documentation
* Support timing/power/area closure with physical design: constraints awareness, pipeline tradeoffs, and implementation-friendly RTL
* Debug integration issues across the stack (RTL ↔ DV ↔ firmware ↔ emulation/FPGA ↔ silicon bring-up) and drive root-cause closure
* Contribute to reusable design methodology: templates, checklists, coding guidelines, and automation (Python/Tcl/Make or equivalent)
## What We’re Looking For
* Strong digital design fundamentals and ability to write correct, maintainable, synthesizable RTL (Verilog/SystemVerilog)
* Experience (or strong interest) in one or more of: UCIe, PCIe, Ethernet, chiplets, RISC-V subsystem integration
* Comfort working from specs and turning ambiguous requirements into crisp interfaces, assumptions, and implementation plans
* Debug mindset: structured problem statements, waveform/log driven analysis, and clear closure plans
* Good engineering hygiene: readable code, meaningful reviews, reproducible results, and concise documentation
* Ability to collaborate across architecture, DV, PD, DFT, and software teams to drive predictable execution
## Required Skills
* RTL design
* UCIe
* PCIe
* Chiplets
* RISC-V
* Ethernet
## Nice to Have
* SoC integration experience: interconnects, memory-mapped IO, interrupts, DMA, and register modeling
* Low-power design exposure (clock gating, power states, UPF/CPF awareness) and reset/boot sequencing considerations
* CDC/RDC best practices and familiarity with lint/CDC/formal/synthesis flows
* Experience with performance/area/power tradeoffs and writing implementation-friendly RTL for timing closure
* Bring-up support experience (emulation/FPGA prototyping, post-silicon debug, firmware collaboration)
## Success in This Role Looks Like
* RTL that is correct, reviewable, and integration-ready with minimal late-stage surprises
* Predictable closure across lint/CDC/synthesis and smooth handoff to physical design and verification
* High-quality interface/IP integration (UCIe/PCIe/Ethernet/chiplet subsystems) with clear documentation and ownership
* Fast, data-driven debug and strong cross-team alignment from early design through tapeout and bring-up
* Reusable methodology improvements that increase team velocity and reduce recurring issues
## Location
* Bengaluru, India
* Hyderābād, India
* New Delhi, India
* Pune, India
## Experience
0–30 years (level and scope will be aligned to your experience and strengths).
Top Skills
Chiplets
Ethernet
Pcie
Risc-V
Systemverilog
Ucie
Verilog
Similar Jobs
Information Technology • Software • Financial Services • Quantitative Trading
Software Engineers at Citadel develop, maintain, and support high-performance trading platforms, focusing on custom software solutions and system stability.
Top Skills:
C++
Artificial Intelligence • Edtech • Mobile • Natural Language Processing • Productivity • Software
Lead design strategy for growth initiatives, oversee cross-functional experiments, elevate design systems, and mentor designers. Requires deep expertise in user behavior and AI tools.
Top Skills:
AIDesign SystemsPrototyping Tools
Cloud • Information Technology • Productivity • Software • Automation
The Presales Systems Developer manages the presales platform, develops operational tools, supports data flows, and ensures reporting accuracy for the sales team.
Top Skills:
Boomi IntegrationGongGoogle WorkspaceJIRAPower BIRest ApisSalesforceSlackSoap Apis
What you need to know about the Austin Tech Scene
Austin has a diverse and thriving tech ecosystem thanks to home-grown companies like Dell and major campuses for IBM, AMD and Apple. The state’s flagship university, the University of Texas at Austin, is known for its engineering school, and the city is known for its annual South by Southwest tech and media conference. Austin’s tech scene spans many verticals, but it’s particularly known for hardware, including semiconductors, as well as AI, biotechnology and cloud computing. And its food and music scene, low taxes and favorable climate has made the city a destination for tech workers from across the country.
Key Facts About Austin Tech
- Number of Tech Workers: 180,500; 13.7% of overall workforce (2024 CompTIA survey)
- Major Tech Employers: Dell, IBM, AMD, Apple, Alphabet
- Key Industries: Artificial intelligence, hardware, cloud computing, software, healthtech
- Funding Landscape: $4.5 billion in VC funding in 2024 (Pitchbook)
- Notable Investors: Live Oak Ventures, Austin Ventures, Hinge Capital, Gigafund, KdT Ventures, Next Coast Ventures, Silverton Partners
- Research Centers and Universities: University of Texas, Southwestern University, Texas State University, Center for Complex Quantum Systems, Oden Institute for Computational Engineering and Sciences, Texas Advanced Computing Center



