Retym Logo

Retym

VLSI Design Engineer

Reposted 7 Days Ago
Be an Early Applicant
In-Office
Austin, TX
Senior level
In-Office
Austin, TX
Senior level
The VLSI RTL Designer will create innovative communication systems, tackle architectural challenges, and detail implementation with strong Verilog/System-Verilog skills.
The summary above was generated by AI

We are looking for talented and experienced VLSI Design Engineers/Micro-architects.

As an VLSI Digital Design Engineer/Micro-architect, you'll have the opportunity to design highly sophisticated, innovative new cutting edge communication systems from scratch.

Key Responsibilities for a VLSI Design Engineer:

Work closely with Algorithm and Architecture teams

  • Understand and translate high-level algorithmic requirements into efficient hardware implementations.

Learn and analyze relevant protocols and standards

  • Interpret protocol specifications (e.g., Ethernet, etc.) and apply them accurately in design.

Participate in all design stages:

  • Micro-architecture definition
  • RTL coding (using Verilog/SystemVerilog)
  • Synthesis-friendly coding and timing-aware design

Collaborate cross-functionally:

  • Verification team: For testbench development, debug support, and functional coverage closure.
  • DFT team: Ensure design is scan-insertable, supports ATPG, BIST, etc.
  • Backend/Physical design team: For floorplanning, timing closure, and routing feedback.

Participate in Design Reviews

  • Present and defend design decisions in peer and formal reviews.

Perform Synthesis and Timing Analysis

  • Generate synthesis constraints (SDC), run synthesis, and analyze timing reports.

Debug and Fix Functional/Timing Issues

  • Collaborate in post-silicon or pre-silicon debug; use waveforms, assertions, and logic analyzers.

Optimize for Area, Power, and Performance (PPA)

  • Identify bottlenecks and opportunities for improvement within RTL.

Documentation

  • Maintain clear design documentation for reusability and reference (e.g., micro-architecture specs, interface docs).

Contribute to IP/SoC Integration

  • Work on integrating design blocks into larger systems and handling system-level interfaces.

Participate in Silicon Bring-up and Validation (optional but valuable)

  • Support bring-up of first silicon and assist with post-silicon validation, if applicable.

Keep up-to-date with Industry Trends and Tools

  • Learn new EDA tools, languages, and methodologies (e.g., CDC, Linting, Formal Verification).

Job requirements:

  • +5 years of experience as ASIC/VLSI digital design engineer
  • Strong Verilog/System-Verilog experience
  • Familiar with simulation tools/environments, verification methodologies
  • Strong team player, solid interpersonal skills
  • Entrepreneurial can-do attitude, self-motivated, able to work independently
  • BS/MS in EE/CE from lead universities      

Background in one or more of the following domains is an advantage: 

  • Familiar with advanced design practices (Clock/Voltage domain crossing, Low Power Design, DFT)
  • Design DSP of oriented blocks
  • Ethernet (100G and above)
  • Scripting experience using several of the following: Python, Perl, TCL

Top Skills

Verilog,System-Verilog,Python,Perl,Tcl

Similar Jobs

4 Days Ago
In-Office
2 Locations
168K-265K Annually
Senior level
168K-265K Annually
Senior level
Artificial Intelligence • Computer Vision • Hardware • Robotics • Metaverse
Develop and optimize algorithms for VLSI physical design, focusing on floorplanning, macro placement, and global routing. Work with CAD tools and engage in innovative design practices, improving software performance and visualization techniques.
Top Skills: C++ImguiOpengl
3 Days Ago
In-Office
Austin, TX, USA
168K-311K Annually
Senior level
168K-311K Annually
Senior level
Artificial Intelligence • Computer Vision • Hardware • Robotics • Metaverse
The Senior Software R&D Engineer will develop VLSI optimization tools, improve algorithms, and fuse design processes to enhance chip performance.
Top Skills: C++Icc2InnovusPerlPrimetimePythonStarrcTclTempus
An Hour Ago
Hybrid
Plano, TX, USA
137K-257K Annually
Senior level
137K-257K Annually
Senior level
Artificial Intelligence • Fintech • Insurance • Marketing Tech • Software • Analytics
Lead and manage engineering teams delivering Salesforce-based sales and agent platforms. Drive modernization, quality, observability, and cross-functional collaboration to improve agent productivity, reduce technical debt, and enable automation and AI use-cases.
Top Skills: AgentforceAgileAIFinancial Services CloudObservabilitySalesforce

What you need to know about the Austin Tech Scene

Austin has a diverse and thriving tech ecosystem thanks to home-grown companies like Dell and major campuses for IBM, AMD and Apple. The state’s flagship university, the University of Texas at Austin, is known for its engineering school, and the city is known for its annual South by Southwest tech and media conference. Austin’s tech scene spans many verticals, but it’s particularly known for hardware, including semiconductors, as well as AI, biotechnology and cloud computing. And its food and music scene, low taxes and favorable climate has made the city a destination for tech workers from across the country.

Key Facts About Austin Tech

  • Number of Tech Workers: 180,500; 13.7% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Dell, IBM, AMD, Apple, Alphabet
  • Key Industries: Artificial intelligence, hardware, cloud computing, software, healthtech
  • Funding Landscape: $4.5 billion in VC funding in 2024 (Pitchbook)
  • Notable Investors: Live Oak Ventures, Austin Ventures, Hinge Capital, Gigafund, KdT Ventures, Next Coast Ventures, Silverton Partners
  • Research Centers and Universities: University of Texas, Southwestern University, Texas State University, Center for Complex Quantum Systems, Oden Institute for Computational Engineering and Sciences, Texas Advanced Computing Center

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account