We are looking for an experienced Design Verification Engineer (Contract) to join our team and support ongoing PCIe verification efforts. This role involves hands-on test bench development, debugging, and compliance-focused verification using Avery PCIe VIP.
📌 Responsibilities
· Develop, enhance, and maintain SystemVerilog/UVM testbenches
· Create directed, random, and compliance-driven test scenarios
· Integrate and work extensively with Avery PCIe VIP
· Debug simulation failures and analyze PCIe protocol violations
· Contribute to coverage closure and verification signoff
📌 Required Qualifications
· 5+ years of experience in Design Verification
· Strong proficiency in SystemVerilog and UVM
· Hands-on experience using Avery PCIe VIP (mandatory)
· Solid understanding of the PCIe protocol (Gen6 preferred)
📌 Nice-to-Have
· Experience with Avery Compliance test suite
· Familiarity with PCIe Physical and Data link layer protocol
· Knowledge of Root complex and Endpoint
· Understanding of scoreboards, monitors, and verification architecture design
📌 Contract Details
· Location: Remote / On-site (Preferred)
· Start date: Immediate
· Hourly/weekly rate: DOE (Depending on Experience)
Top Skills
Similar Jobs
What you need to know about the Austin Tech Scene
Key Facts About Austin Tech
- Number of Tech Workers: 180,500; 13.7% of overall workforce (2024 CompTIA survey)
- Major Tech Employers: Dell, IBM, AMD, Apple, Alphabet
- Key Industries: Artificial intelligence, hardware, cloud computing, software, healthtech
- Funding Landscape: $4.5 billion in VC funding in 2024 (Pitchbook)
- Notable Investors: Live Oak Ventures, Austin Ventures, Hinge Capital, Gigafund, KdT Ventures, Next Coast Ventures, Silverton Partners
- Research Centers and Universities: University of Texas, Southwestern University, Texas State University, Center for Complex Quantum Systems, Oden Institute for Computational Engineering and Sciences, Texas Advanced Computing Center

