Astreya Logo

Astreya

Testing Engineer IV - PCIe

Posted 7 Days Ago
Be an Early Applicant
In-Office
Austin, TX, USA
98K-155K Annually
Senior level
In-Office
Austin, TX, USA
98K-155K Annually
Senior level
The Testing Engineer IV will drive the end-to-end testing of ASIC designs, focusing on PCIe protocols through verification planning, testbench development, and lab validation, while collaborating with various teams to resolve issues.
The summary above was generated by AI

About the Role:

We are seeking an experienced and highly technical Hardware Verification & Validation Engineer to drive the end-to-end testing of our cutting-edge ASIC designs. In this dynamic role, you will bridge the gap between pre-silicon verification and post-silicon lab validation. You will architect robust UVM testbenches for next-generation PCIe interfaces and lead hands-on silicon bring-up in the lab. If you have deep expertise in high-speed IO and thrive in cross-functional debugging environments, we want you on our team.


Key Responsibilities: Pre-Silicon Verification (PCIe Focus)

  • Verification Planning: Architect and execute comprehensive verification plans for PCIe Switch, Root Complex, and Endpoint configurations.

  • Testbench Development: Build and scale UVM-based environments from scratch to rigorously test complex PCIe protocol behaviors, including LTSSM transitions and link training.

  • Performance Verification: Leverage advanced simulation and emulation platforms to ensure high-performance throughput and strict protocol compliance across PCIe Gen 4, Gen 5, and Gen 6.

  • Cross-Functional Debug: Partner closely with RTL design, architecture, and software teams to root-cause and rapidly resolve functional failures.


Key Responsibilities: Post-Silicon Validation & Labs

  • Silicon Bring-up: Lead the initial power-on, initialization, and functional testing of high-speed IO interfaces, with a specific focus on PCIe Gen 5/6.

  • Lab Validation: Utilize high-end laboratory equipment—including oscilloscopes, Bit Error Rate Testers (BERTs), and protocol analyzers—to validate electrical and functional correctness.

  • Failure Analysis: Reproduce complex silicon bugs in a physical lab environment and perform deep root-cause analysis to remediate hardware issues.

  • Validation Automation: Develop and maintain robust automation frameworks using Python or C++ to streamline large-scale validation workflows and data collection.


Qualifications

  • Education: BS or MS in Electrical Engineering, Computer Engineering, or a closely related technical field.

  • Experience: 6–8+ years of hands-on, proven experience in ASIC development, pre-silicon verification, or post-silicon system validation.

  • Protocol Expertise: In-depth, structural knowledge of all PCIe protocol layers (Physical, Data Link, and Transaction).

  • Programming Skills: Strong coding proficiency in Python, C/C++, and SystemVerilog.

  • Tools & Environments: Solid familiarity with Linux environments and standard hardware debugging tools (e.g., JTAG, GDB, Trace32).

Salary Range

$98,040.00 - $154,800.00 USD (Salary)
  • Please note that the salary information provided herein is base pay only (gross); it does not include other forms of compensation which may or may not apply to this specific position, namely, performance-based bonuses, benefits-related payments, or other general incentives - none of which are guaranteed, may be subject to specific eligibility requirements, and are wholly within the discretion of Astreya to remit.
  • Further, the salary information noted above is a range that consists of a minimum and maximum rate of pay for this specific position. Where an applicant or employee is placed on this range will depend and be contingent on objective, documented work-related considerations like education, experience, certifications, licenses, preferred qualifications, among other factors.

Astreya offers comprehensive benefits to all Regular, Full-Time Employees, including:

  • Medical provided through UHC (PPO, HSA, Surest options) / Medical provided through Kaiser (HMO option only) for California employees only

  • Dental provided through UHC

  • Nationwide Vision provided by UHC

  • Flexible Spending Account for Health & Dependent Care

  • Pre-Tax Account for Commuter Benefit/Parking & Transit (location-specific)

  • Continuing Education and Professional Development via various integrated platforms, e.g. Udemy and Coursera

  • Corporate Wellness Program provided by Goomi Group

  • Employee Assistance Program

  • Wellness Days

    401k Plan

  • Basic and Supplemental Life Insurance

  • Short Term & Long Term Disability

  • Critical Illness, Critical Hospital, and Voluntary Accident Insurance

  • Tuition Reimbursement (available 6 months after start date, capped)

  • Paid Time Off (accrued and prorated, maximum of 120 hours annually)

  • Paid Holidays

  • Any other statutory leaves, paid time, or other ancillary benefits required under state and federal law

Similar Jobs

43 Minutes Ago
Hybrid
Austin, TX, USA
Junior
Junior
Cloud • Information Technology • Software
The Marketing Automation Specialist will execute campaigns, ensure data accuracy, improve workflows, and collaborate with teams to generate qualified leads.
Top Skills: Ai Productivity ToolsCSSGoogle AnalyticsHTMLJIRAMarketing Cloud Account Engagement (Pardot)Salesforce CRM
46 Minutes Ago
Remote or Hybrid
TX, USA
Senior level
Senior level
Artificial Intelligence • Cloud • Information Technology • Sales • Security • Software • Cybersecurity
The Account Executive will manage strategic enterprise accounts, develop sales strategies, build relationships with senior executives, negotiate deals, and collaborate with various teams to drive revenue growth.
Top Skills: ClariCloud TechnologiesCybersecurityLinkedin Sales NavigatorSaaSSalesforce
47 Minutes Ago
Hybrid
Entry level
Entry level
Fintech • Financial Services
As an Associate Personal Banker, you will build customer relationships, assist with account openings, and provide financial solutions. You'll ensure compliance with the S.A.F.E. Mortgage Licensing Act and manage service requests.

What you need to know about the Austin Tech Scene

Austin has a diverse and thriving tech ecosystem thanks to home-grown companies like Dell and major campuses for IBM, AMD and Apple. The state’s flagship university, the University of Texas at Austin, is known for its engineering school, and the city is known for its annual South by Southwest tech and media conference. Austin’s tech scene spans many verticals, but it’s particularly known for hardware, including semiconductors, as well as AI, biotechnology and cloud computing. And its food and music scene, low taxes and favorable climate has made the city a destination for tech workers from across the country.

Key Facts About Austin Tech

  • Number of Tech Workers: 180,500; 13.7% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Dell, IBM, AMD, Apple, Alphabet
  • Key Industries: Artificial intelligence, hardware, cloud computing, software, healthtech
  • Funding Landscape: $4.5 billion in VC funding in 2024 (Pitchbook)
  • Notable Investors: Live Oak Ventures, Austin Ventures, Hinge Capital, Gigafund, KdT Ventures, Next Coast Ventures, Silverton Partners
  • Research Centers and Universities: University of Texas, Southwestern University, Texas State University, Center for Complex Quantum Systems, Oden Institute for Computational Engineering and Sciences, Texas Advanced Computing Center

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account